Subversion Repositories freemyipod

Rev

Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
10 theseven 1
@
2
@
3
@    Copyright 2010 TheSeven
4
@
5
@
427 farthen 6
@    This file is part of emCORE.
10 theseven 7
@
427 farthen 8
@    emCORE is free software: you can redistribute it and/or
10 theseven 9
@    modify it under the terms of the GNU General Public License as
10
@    published by the Free Software Foundation, either version 2 of the
11
@    License, or (at your option) any later version.
12
@
427 farthen 13
@    emCORE is distributed in the hope that it will be useful,
10 theseven 14
@    but WITHOUT ANY WARRANTY; without even the implied warranty of
15
@    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
16
@    See the GNU General Public License for more details.
17
@
18
@    You should have received a copy of the GNU General Public License
427 farthen 19
@    along with emCORE.  If not, see <http://www.gnu.org/licenses/>.
10 theseven 20
@
21
@
22
 
23
 
24
.section .intvect,"ax",%progbits
25
	ldr pc, =reset_handler
26
	ldr pc, =undef_instr_handler
27
	ldr pc, =syscall_handler
28
	ldr pc, =prefetch_abort_handler
29
	ldr pc, =data_abort_handler
30
	ldr pc, =reserved_handler
31
	ldr pc, =irq_handler
32
	ldr pc, =fiq_handler
33
.ltorg
34
 
35
 
98 theseven 36
.section .inithead,"ax",%progbits
37
.global __start
38
__start:
39
	b	_start
40
 
10 theseven 41
.section .initcode,"ax",%progbits
42
.global _start
43
_start:
732 theseven 44
	mrc	p15, 0, r0,c1,c0
45
	bic	r0, r0, #0x200
46
	orr	r0, r0, #0x100
47
	mcr	p15, 0, r0,c1,c0
48
	mov	r0, #0x7fffffff
49
	mcr	p15, 0, r0,c3,c0
50
	mov	r0, #0x22000000
51
	orr	r1, r0, #0x00000100
52
	orr	r0, r0, #0x0003c000
53
	orr	r1, r1, #0x000000fe
54
	add	r2, r0, #0x200
55
	mov	r3, #0
56
	str	r1, [r0], #4
57
.mmuloop1:
58
	str	r3, [r0], #4
59
	cmp	r0, r2
60
	bne	.mmuloop1
61
	add	r0, r0, #0x080
62
	add	r2, r0, #0x580
63
.mmuloop2:
64
	str	r3, [r0], #4
65
	cmp	r0, r2
66
	bne	.mmuloop2
67
	add	r0, r0, #0x4
68
	add	r2, r0, #0x7c
69
.mmuloop3:
70
	str	r3, [r0], #4
71
	cmp	r0, r2
72
	bne	.mmuloop3
73
	add	r0, r0, #0x4
74
	add	r2, r0, #0x500
75
	add	r2, r2, #0x7c
76
.mmuloop4:
77
	str	r3, [r0], #4
78
	cmp	r0, r2
79
	bne	.mmuloop4
80
	add	r0, r0, #0x200
81
	add	r2, r0, #0x3000
82
.mmuloop5:
83
	str	r3, [r0], #4
84
	cmp	r0, r2
85
	bne	.mmuloop5
86
	mrc	p15, 0, r0,c1,c0
87
	orr	r0, r0, #5
88
	mcr	p15, 0, r0,c1,c0
10 theseven 89
	ldr	r0, =_sramsource
90
	ldr	r1, =_sramstart
91
	ldr	r2, =_sramend
92
.copysram:
93
	cmp	r2, r1
94
	ldrhi	r3, [r0], #4
95
	strhi	r3, [r1], #4
96
	bhi	.copysram
97
	ldr	r0, =_sdramsource
98
	ldr	r1, =_sdramstart
99
	ldr	r2, =_sdramend
100
.copysdram:
101
	cmp	r2, r1
102
	ldrhi	r3, [r0], #4
103
	strhi	r3, [r1], #4
104
	bhi	.copysdram
105
	ldr	r0, =_ibssstart
106
	ldr	r1, =_ibssend
437 theseven 107
	mov	r2, #0
10 theseven 108
.clearibss:
109
	cmp	r1, r0
110
	strhi	r2, [r0], #4
111
	bhi	.clearibss
112
	ldr	r0, =_bssstart
113
	ldr	r1, =_bssend
114
.clearbss:
115
	cmp	r1, r0
116
	strhi	r2, [r0], #4
117
	bhi	.clearbss
118
	mov	r0, #0
732 theseven 119
	mcr	p15, 0, r0,c7,c10,0 @ clean data cache
120
	mcr	p15, 0, r0,c7,c10,4 @ drain write buffer
121
	mcr	p15, 0, r0,c7,c5,0  @ invalidate instruction cache
122
	mcr	p15, 0, r0,c7,c5,4  @ flush prefetch buffer
123
	ldr	r1, =0x38e00000
85 theseven 124
	add	r2, r1, #0x00001000
125
	add	r3, r1, #0x00002000
732 theseven 126
	mov	r4, #-1
85 theseven 127
	str	r4, [r1,#0x14]
128
	str	r4, [r2,#0x14]
129
	str	r4, [r1,#0xf00]
130
	str	r4, [r2,#0xf00]
131
	str	r4, [r3,#0x08]
132
	str	r4, [r3,#0x0c]
10 theseven 133
	msr	cpsr_c, #0xd2
134
	ldr	sp, =_irqstackend
135
	msr	cpsr_c, #0xd7
136
	ldr	sp, =_abortstackend
137
	msr	cpsr_c, #0xdb
138
	ldr	sp, =_abortstackend
85 theseven 139
	msr	cpsr_c, #0x1f
436 theseven 140
	ldr	sp, =_abortstackend
10 theseven 141
	bl	init
593 theseven 142
	bl	yield
14 theseven 143
	mov	r0, #0
99 theseven 144
	ldr	pc, =idleloop
10 theseven 145
.ltorg
146
 
147
 
148
.section .icode, "ax", %progbits
149
.align 2
99 theseven 150
idleloop:
151
	mcr	p15, 0, r0,c7,c0,4
152
	b	idleloop
153
 
10 theseven 154
.global reset
155
.global hang
156
.type reset, %function
157
.type hang, %function
158
reset:
159
	msr	cpsr_c, #0xd3
160
	mov	r0, #0x100000
161
	mov	r1, #0x3c800000
162
	str	r0, [r1]
163
hang:
85 theseven 164
	msr	cpsr_c, #0xd3
732 theseven 165
	mov	r0, #0
85 theseven 166
	mcr	p15, 0, r0,c7,c0,4
10 theseven 167
	b	hang
168
.size reset, .-reset
169
.size hang, .-hang
170
 
171
.type reset_handler, %function
172
reset_handler:
702 theseven 173
	stmfd	sp, {r10-r12}
174
	mov	r10, sp
175
	mov	r11, lr
176
	mrs	r12, cpsr
177
	msr	cpsr_c, #0xd7
178
	sub	sp, sp, #0x44
179
	stmia	sp!, {r0-r9}
180
	sub	r0, r10, #0xc
181
	ldmia	r0, {r0-r2}
182
	mov	r3, r10
183
	mov	r4, r11
184
	mov	r5, r11
185
	mov	r6, r12
186
	stmia	sp!, {r0-r6}
187
	sub	sp, sp, #0x44
85 theseven 188
	mov	r0, #0
189
	adr	r1, reset_text
702 theseven 190
	mov	r2, r11
10 theseven 191
	b	panic
192
.size reset_handler, .-reset_handler
193
 
704 theseven 194
.global undef_instr_handler
10 theseven 195
.type undef_instr_handler, %function
196
undef_instr_handler:
702 theseven 197
	sub	sp, sp, #0x44
198
	stmia	sp!, {r0-r12}
199
	sub	r2, lr, #4
200
	mrs	r3, spsr
201
	mrs	r4, cpsr
202
	orr	r0, r3, #0xc0
203
	msr	cpsr_c, r0
204
	mov	r0, sp
205
	mov	r1, lr
206
	msr	cpsr_c, r4
207
	stmia	sp!, {r0-r3}
208
	sub	sp, sp, #0x44
85 theseven 209
	mov	r0, #0
210
	adr	r1, undef_instr_text
702 theseven 211
	ldr	r3, [r2]
10 theseven 212
	b	panicf
213
.size undef_instr_handler, .-undef_instr_handler
214
 
215
.type prefetch_abort_handler, %function
216
prefetch_abort_handler:
702 theseven 217
	sub	sp, sp, #0x44
218
	stmia	sp!, {r0-r12}
219
	sub	r2, lr, #4
220
	mrs	r3, spsr
221
	mrs	r4, cpsr
222
	orr	r0, r3, #0xc0
223
	msr	cpsr_c, r0
224
	mov	r0, sp
225
	mov	r1, lr
226
	msr	cpsr_c, r4
227
	stmia	sp!, {r0-r3}
228
	sub	sp, sp, #0x44
85 theseven 229
	mov	r0, #0
230
	adr	r1, prefetch_abort_text
732 theseven 231
	mrc	p15, 0, r3,c5,c0
702 theseven 232
	mov	r4, r3,lsr#4
233
	and	r4, r4, #0xf
234
	and	r5, r3, #0xf
235
	stmfd	sp!, {r4-r5}
10 theseven 236
	b	panicf
237
.size prefetch_abort_handler, .-prefetch_abort_handler
238
 
239
.type data_abort_handler, %function
240
data_abort_handler:
702 theseven 241
	sub	sp, sp, #0x44
242
	stmia	sp!, {r0-r12}
243
	sub	r2, lr, #8
244
	mrs	r3, spsr
245
	mrs	r4, cpsr
246
	orr	r0, r3, #0xc0
247
	msr	cpsr_c, r0
248
	mov	r0, sp
249
	mov	r1, lr
250
	msr	cpsr_c, r4
251
	stmia	sp!, {r0-r3}
252
	sub	sp, sp, #0x44
85 theseven 253
	mov	r0, #0
254
	adr	r1, data_abort_text
702 theseven 255
	mrc	p15, 0, r3,c5,c0
256
	mov	r4, r3,lsr#4
257
	and	r4, r4, #0xf
258
	and	r5, r3, #0xf
259
	mrc	p15, 0, r6,c6,c0
260
	stmfd	sp!, {r4-r6}
10 theseven 261
	b	panicf
262
.size data_abort_handler, .-data_abort_handler
263
 
264
.type reserved_handler, %function
265
reserved_handler:
702 theseven 266
	stmfd	sp, {r10-r12}
267
	mov	r10, sp
268
	mov	r11, lr
269
	mrs	r12, cpsr
270
	msr	cpsr_c, #0xd7
271
	sub	sp, sp, #0x44
272
	stmia	sp!, {r0-r9}
273
	sub	r0, r10, #0xc
274
	ldmia	r0, {r0-r2}
275
	mov	r3, r10
276
	mov	r4, r11
277
	mov	r5, r11
278
	mov	r6, r12
279
	stmia	sp!, {r0-r6}
280
	sub	sp, sp, #0x44
85 theseven 281
	mov	r0, #0
282
	adr	r1, reserved_text
702 theseven 283
	mov	r2, r11
10 theseven 284
	b	panic
285
.size reserved_handler, .-reserved_handler
286
 
287
.type fiq_handler, %function
288
fiq_handler:
85 theseven 289
	mov	r0, #2
290
	adr	r1, fiq_text
10 theseven 291
	b	panic
292
.size fiq_handler, .-fiq_handler
293
 
702 theseven 294
prefetch_abort_text:
295
	.ascii	"Prefetch abort at %08X!\nFSR: %08X (domain %d, fault %d)\0"
296
 
297
reset_text:
298
	.ascii	"Hit reset vector!\n(Last known PC: %08X)\0"
299
 
10 theseven 300
undef_instr_text:
702 theseven 301
	.ascii	"Undefined instruction at %08X!\n(Opcode: %08X)\0"
10 theseven 302
 
303
data_abort_text:
702 theseven 304
	.ascii	"Data abort at %08X!\nFSR: %08X (domain %d, fault %d)\nAddress: %08X\0"
10 theseven 305
 
306
fiq_text:
307
	.ascii	"Unhandled FIQ!\0"
308
 
702 theseven 309
reserved_text:
310
	.ascii	"Hit reserved exception handler!\n(Last known PC: %08X)\0"
311
 
10 theseven 312
syscall_text:
313
	.ascii	"Unhandled syscall!\0"
85 theseven 314
 
315
 
316
.section .icode.usec_timer, "ax", %progbits
317
.align 2
111 theseven 318
.global read_native_timer
319
.type read_native_timer, %function
320
read_native_timer:
85 theseven 321
	ldr	r0, val_3c700000
322
	ldr	r1, [r0,#0x80]
323
	ldr	r0, [r0,#0x84]
324
	bx	lr
111 theseven 325
.size read_native_timer, .-read_native_timer
85 theseven 326
 
327
.global read_usec_timer
328
.type read_usec_timer, %function
329
read_usec_timer:
330
	ldr	r0, val_3c700000
732 theseven 331
	ldr	r0, [r0,#0xb4]
85 theseven 332
	bx	lr
333
.size read_usec_timer, .-read_usec_timer
334
 
335
val_3c700000:
336
	.word	0x3c700000