Subversion Repositories freemyipod

Rev

Go to most recent revision | Details | Last modification | View Log | RSS feed

Rev Author Line No. Line
2 theseven 1
@
2
@
3
@    Copyright 2010 TheSeven
4
@
5
@
427 farthen 6
@    This file is part of emCORE.
2 theseven 7
@
427 farthen 8
@    emCORE is free software: you can redistribute it and/or
2 theseven 9
@    modify it under the terms of the GNU General Public License as
10
@    published by the Free Software Foundation, either version 2 of the
11
@    License, or (at your option) any later version.
12
@
427 farthen 13
@    emCORE is distributed in the hope that it will be useful,
2 theseven 14
@    but WITHOUT ANY WARRANTY; without even the implied warranty of
15
@    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
16
@    See the GNU General Public License for more details.
17
@
18
@    You should have received a copy of the GNU General Public License
427 farthen 19
@    along with emCORE.  If not, see <http://www.gnu.org/licenses/>.
2 theseven 20
@
21
@
22
 
23
 
24
.section .intvect,"ax",%progbits
25
	ldr pc, =reset_handler
26
	ldr pc, =undef_instr_handler
27
	ldr pc, =syscall_handler
28
	ldr pc, =prefetch_abort_handler
29
	ldr pc, =data_abort_handler
30
	ldr pc, =reserved_handler
31
	ldr pc, =irq_handler
32
	ldr pc, =fiq_handler
33
.ltorg
34
 
35
 
98 theseven 36
.section .inithead,"ax",%progbits
37
.global __start
38
__start:
39
	b	_start
40
 
2 theseven 41
.section .initcode,"ax",%progbits
42
.global _start
43
_start:
143 theseven 44
	mrc	p15, 0, r0,c1,c0
312 theseven 45
	orr	r0, r0, #5
143 theseven 46
	mcr	p15, 0, r0,c1,c0
2 theseven 47
	ldr	r0, =_sramsource
48
	ldr	r1, =_sramstart
49
	ldr	r2, =_sramend
50
.copysram:
51
	cmp	r2, r1
52
	ldrhi	r3, [r0], #4
53
	strhi	r3, [r1], #4
54
	bhi	.copysram
55
	ldr	r0, =_sdramsource
56
	ldr	r1, =_sdramstart
57
	ldr	r2, =_sdramend
58
.copysdram:
59
	cmp	r2, r1
60
	ldrhi	r3, [r0], #4
61
	strhi	r3, [r1], #4
62
	bhi	.copysdram
63
	ldr	r0, =_ibssstart
64
	ldr	r1, =_ibssend
437 theseven 65
	mov	r2, #0
2 theseven 66
.clearibss:
67
	cmp	r1, r0
68
	strhi	r2, [r0], #4
69
	bhi	.clearibss
70
	ldr	r0, =_bssstart
71
	ldr	r1, =_bssend
72
.clearbss:
73
	cmp	r1, r0
74
	strhi	r2, [r0], #4
75
	bhi	.clearbss
76
	ldr	r1, =0x38200000
77
	ldr	r0, [r1]
78
	orr	r0, r0, #1
79
	bic	r0, r0, #0x10000
80
	str	r0, [r1]
81
	mov	r0, #0
233 theseven 82
.cleancache:
83
        mcr	p15, 0, r0,c7,c10,2
84
        add	r1, r0, #0x10
85
        mcr	p15, 0, r1,c7,c10,2
86
        add	r1, r1, #0x10
87
        mcr	p15, 0, r1,c7,c10,2
88
        add	r1, r1, #0x10
89
        mcr	p15, 0, r1,c7,c10,2
90
        adds	r0, r0, #0x04000000
91
        bne	.cleancache
92
        mcr	p15, 0, r0,c7,c10,4
2 theseven 93
	mcr	p15, 0, r0,c7,c5,0
14 theseven 94
	mov	r1, #0x39c00000
95
	str	r0, [r1,#4]
96
	str	r0, [r1,#8]
97
	str	r0, [r1,#0x38]
98
	str	r0, [r1,#0x20]
99
	sub	r0, r0, #1
100
	str	r0, [r1]
101
	str	r0, [r1,#0x10]
102
	str	r0, [r1,#0x1c]
2 theseven 103
	msr	cpsr_c, #0xd2
104
	ldr	sp, =_irqstackend
105
	msr	cpsr_c, #0xd7
106
	ldr	sp, =_abortstackend
107
	msr	cpsr_c, #0xdb
108
	ldr	sp, =_abortstackend
43 theseven 109
	msr	cpsr_c, #0x1f
436 theseven 110
	ldr	sp, =_abortstackend
2 theseven 111
	bl	init
593 theseven 112
	bl	yield
14 theseven 113
	mov	r0, #0
99 theseven 114
	ldr	pc, =idleloop
2 theseven 115
.ltorg
116
 
117
 
118
.section .icode, "ax", %progbits
119
.align 2
99 theseven 120
idleloop:
121
	mcr	p15, 0, r0,c7,c0,4
122
	b	idleloop
123
 
2 theseven 124
.global reset
125
.global hang
126
.type reset, %function
127
.type hang, %function
128
reset:
129
	msr	cpsr_c, #0xd3
130
	mov	r0, #0x110000
131
	add	r0, r0, #0xff
132
	add	r1, r0, #0xa00
133
	mov	r2, #0x3c800000
134
	str	r1, [r2]
135
	mov	r1, #0xff0
136
	str	r1, [r2,#4]
137
	str	r0, [r2]
138
hang:
15 theseven 139
	msr	cpsr_c, #0xd3
140
	mcr	p15, 0, r0,c7,c0,4
2 theseven 141
	b	hang
142
.size reset, .-reset
143
.size hang, .-hang
144
 
145
.type reset_handler, %function
146
reset_handler:
702 theseven 147
	stmfd	sp, {r10-r12}
148
	mov	r10, sp
149
	mov	r11, lr
150
	mrs	r12, cpsr
151
	msr	cpsr_c, #0xd7
152
	sub	sp, sp, #0x44
153
	stmia	sp!, {r0-r9}
154
	sub	r0, r10, #0xc
155
	ldmia	r0, {r0-r2}
156
	mov	r3, r10
157
	mov	r4, r11
158
	mov	r5, r11
159
	mov	r6, r12
160
	stmia	sp!, {r0-r6}
161
	sub	sp, sp, #0x44
43 theseven 162
	mov	r0, #0
163
	adr	r1, reset_text
702 theseven 164
	mov	r2, r11
2 theseven 165
	b	panic
166
.size reset_handler, .-reset_handler
167
 
168
.type undef_instr_handler, %function
169
undef_instr_handler:
702 theseven 170
	sub	sp, sp, #0x44
171
	stmia	sp!, {r0-r12}
172
	sub	r2, lr, #4
173
	mrs	r3, spsr
174
	mrs	r4, cpsr
175
	orr	r0, r3, #0xc0
176
	msr	cpsr_c, r0
177
	mov	r0, sp
178
	mov	r1, lr
179
	msr	cpsr_c, r4
180
	stmia	sp!, {r0-r3}
181
	sub	sp, sp, #0x44
43 theseven 182
	mov	r0, #0
183
	adr	r1, undef_instr_text
702 theseven 184
	ldr	r3, [r2]
2 theseven 185
	b	panicf
186
.size undef_instr_handler, .-undef_instr_handler
187
 
188
.type prefetch_abort_handler, %function
189
prefetch_abort_handler:
702 theseven 190
	sub	sp, sp, #0x44
191
	stmia	sp!, {r0-r12}
192
	sub	r2, lr, #4
193
	mrs	r3, spsr
194
	mrs	r4, cpsr
195
	orr	r0, r3, #0xc0
196
	msr	cpsr_c, r0
197
	mov	r0, sp
198
	mov	r1, lr
199
	msr	cpsr_c, r4
200
	stmia	sp!, {r0-r3}
201
	sub	sp, sp, #0x44
43 theseven 202
	mov	r0, #0
203
	adr	r1, prefetch_abort_text
702 theseven 204
	mrc	p15, 0, r3,c5,c0
205
	mov	r4, r3,lsr#4
206
	and	r4, r4, #0xf
207
	and	r5, r3, #0xf
208
	stmfd	sp!, {r4-r5}
2 theseven 209
	b	panicf
210
.size prefetch_abort_handler, .-prefetch_abort_handler
211
 
212
.type data_abort_handler, %function
213
data_abort_handler:
702 theseven 214
	sub	sp, sp, #0x44
215
	stmia	sp!, {r0-r12}
216
	sub	r2, lr, #8
217
	mrs	r3, spsr
218
	mrs	r4, cpsr
219
	orr	r0, r3, #0xc0
220
	msr	cpsr_c, r0
221
	mov	r0, sp
222
	mov	r1, lr
223
	msr	cpsr_c, r4
224
	stmia	sp!, {r0-r3}
225
	sub	sp, sp, #0x44
43 theseven 226
	mov	r0, #0
227
	adr	r1, data_abort_text
702 theseven 228
	mrc	p15, 0, r3,c5,c0
229
	mov	r4, r3,lsr#4
230
	and	r4, r4, #0xf
231
	and	r5, r3, #0xf
232
	mrc	p15, 0, r6,c6,c0
233
	stmfd	sp!, {r4-r6}
2 theseven 234
	b	panicf
235
.size data_abort_handler, .-data_abort_handler
236
 
237
.type reserved_handler, %function
238
reserved_handler:
702 theseven 239
	stmfd	sp, {r10-r12}
240
	mov	r10, sp
241
	mov	r11, lr
242
	mrs	r12, cpsr
243
	msr	cpsr_c, #0xd7
244
	sub	sp, sp, #0x44
245
	stmia	sp!, {r0-r9}
246
	sub	r0, r10, #0xc
247
	ldmia	r0, {r0-r2}
248
	mov	r3, r10
249
	mov	r4, r11
250
	mov	r5, r11
251
	mov	r6, r12
252
	stmia	sp!, {r0-r6}
253
	sub	sp, sp, #0x44
43 theseven 254
	mov	r0, #0
255
	adr	r1, reserved_text
702 theseven 256
	mov	r2, r11
2 theseven 257
	b	panic
258
.size reserved_handler, .-reserved_handler
259
 
260
.type fiq_handler, %function
261
fiq_handler:
43 theseven 262
	mov	r0, #2
263
	adr	r1, fiq_text
2 theseven 264
	b	panic
265
.size fiq_handler, .-fiq_handler
266
 
702 theseven 267
prefetch_abort_text:
268
	.ascii	"Prefetch abort at %08X!\nFSR: %08X (domain %d, fault %d)\0"
269
 
270
reset_text:
271
	.ascii	"Hit reset vector!\n(Last known PC: %08X)\0"
272
 
2 theseven 273
undef_instr_text:
702 theseven 274
	.ascii	"Undefined instruction at %08X!\n(Opcode: %08X)\0"
2 theseven 275
 
276
data_abort_text:
702 theseven 277
	.ascii	"Data abort at %08X!\nFSR: %08X (domain %d, fault %d)\nAddress: %08X\0"
2 theseven 278
 
279
fiq_text:
280
	.ascii	"Unhandled FIQ!\0"
281
 
702 theseven 282
reserved_text:
283
	.ascii	"Hit reserved exception handler!\n(Last known PC: %08X)\0"
284
 
2 theseven 285
syscall_text:
286
	.ascii	"Unhandled syscall!\0"
15 theseven 287
 
288
 
289
.section .icode.usec_timer, "ax", %progbits
290
.align 2
111 theseven 291
.global read_native_timer
292
.type read_native_timer, %function
293
read_native_timer:
15 theseven 294
	ldr	r0, val_3c700000
295
	ldr	r1, [r0,#0x80]
296
	ldr	r0, [r0,#0x84]
297
	bx	lr
111 theseven 298
.size read_native_timer, .-read_native_timer
15 theseven 299
 
300
.global read_usec_timer
301
.type read_usec_timer, %function
302
read_usec_timer:
303
	ldr	r0, val_3c700000
304
	ldr	r1, [r0,#0x80]
305
	ldr	r0, [r0,#0x84]
306
	add	r0, r0, r0,lsl#2
307
	bx	lr
308
.size read_usec_timer, .-read_usec_timer
309
 
310
val_3c700000:
311
	.word	0x3c700000
95 theseven 312
 
313
 
314
.section .text.control_nor_cache, "ax", %progbits
315
.align 2
316
.global control_nor_cache
317
.type control_nor_cache, %function
318
control_nor_cache:
319
	mrc	p15, 0, r3,c1,c0
320
	bic	r1, r3, #1
321
	mcr	p15, 0, r1,c1,c0
322
	mov	r1, #0
323
	mcr	p15, 0, r1,c7,c5
324
cnc_flushcache_loop:
325
	mcr	p15, 0, r1,c7,c14,2
326
	add	r2, r1, #0x10
327
	mcr	p15, 0, r2,c7,c14,2
328
	add	r2, r2, #0x10
329
	mcr	p15, 0, r2,c7,c14,2
330
	add	r2, r2, #0x10
331
	mcr	p15, 0, r2,c7,c14,2
332
	adds	r1, r1, #0x04000000
333
	bne	cnc_flushcache_loop
334
	mcr	p15, 0, r1,c7,c10,4
335
	ands	r0, r0, r0
336
	mrc	p15, 0, r1,c2,c0, 1
337
	biceq	r1, r1, #0x10
338
	orrne	r1, r1, #0x10
339
	mcr	p15, 0, r1,c2,c0, 1
340
	mrc	p15, 0, r1,c2,c0, 0
341
	biceq	r1, r1, #0x10
342
	orrne	r1, r1, #0x10
343
	mcr	p15, 0, r1,c2,c0, 0
344
	mrc	p15, 0, r1,c3,c0, 0
345
	biceq	r1, r1, #0x10
346
	orrne	r1, r1, #0x10
347
	mcr	p15, 0, r1,c3,c0, 0
348
	mcr	p15, 0, r3,c1,c0
349
	mov	pc, lr
350
.size control_nor_cache, .-control_nor_cache